### **Features**

- **PWM and Direction-controlled Driving of Four Externally-powered NMOS Transistors**
- **A Programmable Dead Time Is Included to Avoid Peak Currents Within the H-bridge**
- **Integrated Charge Pump to Provide Gate Voltages for High-side Drivers and to Supply the Gate of the External Battery Reverse Protection NMOS**
- **5V/3.3V Regulator and Current Limitation Function**
- **Reset Derived From 5V/3.3V Regulator Output Voltage**
- **Sleep Mode With Supply Current of Typically < 45 µA, Wake-up by Signal on Pins EN2 or on LIN Interface**
- **A Programmable Window Watchdog**
- **Battery Overvoltage Protection and Battery Undervoltage Management**
- **Overtemperature Warning and Protection (Shutdown)**
- **LIN 2.0 Compliant**
- **3.3V/5V Regulator with Trimmed Band Gap**
- **QFN32 Package**

# **1. Description**

The ATA6823 is designed for several body and powertrain applications. The IC is used to drive a continuous current motor in a full H-bridge configuration. An external microcontroller controls the driving function of the IC by providing a PWM signal and a direction signal and allows the use of the IC in a motor-control application. The PWM control is performed by the low-side switch; the high-side switch is permanently on in the driving phase. The VMODE configuration pin can be set to 5V or 3.3V mode (for regulator and interface high level). The window watchdog has a programmable time, programmable by choosing a certain value of the external watchdog resistor RWD, internally trimmed to an accuracy of 10%. For communication a LIN transceiver 2.0 is integrated.



**H-bridge Motor Driver**

# **ATA6823**





### <span id="page-1-0"></span>**Figure 1-1.** Block Diagram



**2**

### **2. Pin Configuration**















#### Table 2-1. Pin Description (Continued)

### **3. General Statement and Conventions**

- Parameter values given without tolerances are indicative only and not to be tested in production
- Parameters given with tolerances but without a parameter number in the first column of parameter table are "guaranteed by design" (mainly covered by measurement of other specified parameters). These parameters are not to be tested in production. The tolerances are given if the knowledge of the parameter tolerances is important for the application
- The lowest power supply voltage is named GND
- All voltage specifications are referred to GND if not otherwise stated
- Sinking current means that the current is flowing into the pin (value is positive)
- Sourcing current means that the current is flowing out of the pin (value is negative)

#### **3.1 Related Documents**

- Qualification of integrated circuits according to Atmel® HNO procedure based on AEC-Q100
- AEC-Q100-004 and JESD78 (Latch-up)
- ESD STM 5.1-1998
- CEI 801-2 (only for information regarding ESD requirements of the PCB)

**4**

### **4. Application**

### **4.1 General Remark**

This chapter describes the principal application for which the ATA6823 was designed. Because Atmel cannot be considered to understand fully all aspects of the system, application and environment, no warranties of fitness for a particular purpose are given.

| Component         | <b>Function</b>                            | Value                     | <b>Tolerance</b> |
|-------------------|--------------------------------------------|---------------------------|------------------|
| C <sub>VINT</sub> | Blocking capacitor at VINT                 | 220 nF, 10V, X7R          | 10%              |
| $C_{VCC}$         | Blocking capacitor at VCC                  | 2.2 µF, 10V, X7R          | 10%              |
| $C_{CC}$          | Cross conduction time definition capacitor | Typical 330 pF, 100V, COG |                  |
| $R_{CC}$          | Cross conduction time definition resistor  | Typical 10 k $\Omega$     |                  |
| $C_{VG}$          | Blocking capacitor at VG                   | 470 nF, 25V, X7R          | 10%              |
| $C_{CP}$          | Charge pump capacitor                      | 220 nF, 25V, X7R          | 10%              |
| $C_{VRES}$        | Reservoir capacitor                        | 470 nF, 25V, X7R          | 10%              |
| $R_{RWD}$         | Watchdog time definition resistor          | Typical 51 k $\Omega$     | $1\%$            |
| $C_{LIN}$         | Filter capacitor for LIN bus               | Typical 220 pF, 100V      | 10%              |

**Table 4-1.** Typical External Components

### **5. Functional Description**

#### **5.1 Power Supply Unit with Supervisor Functions**

#### **5.1.1 Power Supply**

The IC is supplied by a reverse-protected battery voltage. To prevent it from destruction, proper external protection circuitry has to be added. It is recommended to use at least a capacitor combination of storage and HF caps behind the reverse protection circuitry and closed to the VBAT pin of the IC (see [Figure 1-1 on page 2](#page-1-0)).

A fully-internal low-power and low-drop regulator, stabilized by an external blocking capacitor provides the necessary low-voltage supply needed for the wake-up process. The low-power band gap reference is trimmed and is used for the bigger VCC regulator, too. All internal blocks are supplied by the internal regulator.

Note: The internal supply voltage  $V_{INT}$  must not be used for any other supply purpose!

Nothing inside the IC except the logic interface to the microcontroller is supplied by the 5V/3.3V VCC regulator.

A power-good comparator checks the output voltage of the  $V_{INT}$  regulator and keeps the whole chip in reset as long as the voltage is too low.

There is a high-voltage switch which brings out the battery voltage to the pin VBATSW for measurement purposes. This switch is switched ON for VCC = HIGH and stays ON in case of a watchdog reset going to sleep mode, VBATSW turns OFF. The signal can be used to switch on external voltage regulators, etc.





#### **5.1.2 Voltage Supervisor**

This block is intended to protect the IC and the external power MOS transistors against overvoltage on battery level and to manage undervoltage on it.

Function: in case of both overvoltage alarm ( $V<sub>THOV</sub>$ ) and of undervoltage alarm ( $V<sub>THUV</sub>$ ) the external NMOS motor bridge transistors will be switched off. The failure state will be flagged via DG2. No other actions will be carried out. The voltage supervision block is connected to VBAT and filtered by a first-order low pass with a corner frequency of typical 15 kHz.

#### **5.1.3 Temperature Supervisor**

There is a temperature sensor integrated on-chip to prevent the IC from overheating due to a failure in the external circuitry and to protect the external NMOSFET transistors.

In case of detected overtemperature (150°C), the diagnostic pin DG3 will be switched to *"*H" to signalize this event to the microcontroller. It should undertake actions to reduce the power dissipation in the IC. In case of detected overtemperature (165 $^{\circ}$ C), the V<sub>CC</sub> regulator and all drivers including the LIN transceiver will be switched OFF immediately and /RESET will go LOW.

Both temperature thresholds are correlated. The absolute tolerance is  $\pm 10^{\circ}$ C and there is a built-in hysteresis of about 10°C to avoid fast oscillations. After cooling down below the 155°C threshold; the IC will go into Active mode.

The LIN interface has a separate thermal shutdown with disabled the low-side driver at typically 165°C.

#### **5.2 Sleep Mode**

To be able to guarantee the low quiescent current of the inactive IC, a Sleep mode is established. In Sleep mode it is possible to wake-up the IC by using the pins EN2 or LIN. In Sleep mode, the following blocks are active:

- Band gap
- Internal 5V regulator (VINT) with external blocking capacitor of 220 nF
- Input structure for detecting the EN2 pins threshold
- Wake-up block of the LIN receive part

#### **5.3 Wake-up and Sleep Mode Strategy**

The IC has two modes: Sleep and Active. The change between the modes is described below.

The default state after power-on is Active mode.

The wake-up procedure brings the IC from a standby mode (Sleep) to an active mode (Active). The internal 5V supply VINT, the EN2 pin input structure and a certain part of the LIN receiver are permanently active to ensure a proper startup of the system.

The *Go to Active* and *Go to Sleep* procedures are implemented as follows:

• Go to Active by activating pin EN2

The input EN2 is intended as a switch-on pin from an external signal. Its input structure consists of a comparator with built-in hysteresis. It is ESD-protected by diodes against GND and  $V_{\text{BAT}}$ ; for this reason the input voltage level must be positive and not higher than  $V_{BAT}$ .

**6**

Pulling the EN2 pin up to the  $V_{BAT}$  level will drive the IC into Active mode. EN2 is debounced with a time constant of 20 µs, based on a 100 kHz clock.

• Go to Active using the LIN interface

The second possibility for wake-up can be performed using the LIN transceiver. In Sleep mode, the LIN receiver is partially active.

The wake-up by LIN requires 2 steps:

- 1. If the voltage on pin LIN is below a value of  $V_{\text{DATwake}}$  (about  $V_{\text{VBAT}}$  2V) the receive part of the LIN interface is active (not to be confused with Active mode of the whole IC). The active receive part is able to detect a valid LOW on the LIN pin.
- 2. If LIN = LOW during a filter time  $t_{\text{wakeLIN}}$  (typically 70 µs) the IC will change to Active mode. A short change back to HIGH during the filter time will reset the filter. This information is stored in a latch after entering Active mode

If the change to Active mode was caused by LIN, the EN1 or EN2 pins may remain LOW without disturbing the Active mode.

• Stay in Active via EN1

The input EN1 is intended to keep the IC in Active Mode via a signal from the microcontroller. The input is ESD-protected by diodes against GND and VCC. Therefore, the input voltage must be positive and not higher than  $V_{CC}$ . EN1 cannot be used to switch from Sleep to Active because the VCC regulator is off in the Sleep mode and  $V_{CC}$  will be zero.

• Go to Sleep

A HIGH to LOW transition at pin EN1 and a following permanent LOW for the time t<sub>aotosleep</sub> (typically 20 µs) switches the IC to Sleep mode.

[Figure 5-1](#page-7-0) illustrates the wake-up by LIN. The status PREWAKE is characterized by the activated receive block of the LIN interface. After going to Active mode, the  $V_{CC}$  regulator starts working.

*Go to Sleep* is possible with a valid HIGH to LOW transition at pin EN1 (permanent LOW for longer than  $t_{db}$ ) if EN1 was in a valid HIGH state (HIGH for longer than  $t_{db}$ ) before.





#### <span id="page-7-0"></span>**Figure 5-1.** Wake-up by pin LIN



#### **5.4 5V/3.3V VCC Regulator**

The 5V/3.3V regulator is fully integrated on-chip. It requires only a 2.2 µF ceramic capacitor for stability and has 100 mA current capability. Using the VMODE pin, the output voltage can be selected to either 5V or 3.3V. Switching of the output voltage during operation is not intended to be supported. The VMODE pin must be hard-wired to either VINT for 5V or to GND for 3.3V. The logic HIGH level of the microcontroller interface will be adapted to the VCC regulator voltage.

The output voltage accuracy is in general  $< \pm 3\%$ ; in the 5V mode with  $V_{VBAT} < 8V$  it is limited to  $< 5\%$ .

To prevent destruction of the IC, the current delivered by the regulator is limited to maximum 160 mA to 320 mA. The delivered voltage will break down and a reset may occur.

Please note that this regulator is the main heat source on the chip. The maximum output current at maximum battery voltage and high ambient temperature can only guaranteed if the IC is mounted on an efficient heat sink.

**8**

A power-good comparator checks the output voltage of the VCC regulator and keeps the external microcontroller in reset as long as the voltage is too low.



**Figure 5-2.** Correlation between VCC Output Voltage and Reset Threshold

The voltage difference between the regulated output voltage and the upper reset threshold voltage is higher than 100 mV.

#### **5.5 Reset and Watchdog Management**

The timing basis of the watchdog is provided by the trimmed internal oscillator. Its period  $T<sub>OSC</sub>$  is adjustable via the external resistor  $R_{WD}$ .

The watchdog expects a triggering signal (a rising edge) from the microcontroller at the WD input within a period time window of  $T_{WD}$ . In order to save current consumption, the watchdog is switched off during Sleep mode.





#### **5.5.1 Timing Sequence**

For example, with an external resistor  $R_{WD} = 33 \text{ k}\Omega \pm 1\%$  we get the following typical parameters of the watchdog.

 $T_{\text{OSC}}$  = 12.32 µs, t<sub>1</sub> = 12.1 ms, t<sub>2</sub> = 9.61 ms, T<sub>WD</sub> = 16.88 ms ±10%

The times  $t_{res} = 68$  ms and  $t_d = 68$  ms are fixed values with a tolerance of 10%.





After ramp-up of the battery voltage (power-on reset), the  $V_{CC}$  regulator is switched on. The reset output, /RESET, stays low for the time t<sub>res</sub> (typically 68 ms), then switches to high. For an initial lead time  $t<sub>d</sub>$  (typically 68 ms for setups in the controller) the watchdog waits for a rising edge on WD to start its normal window watchdog sequence. If no rising edge is detected, the watchdog will reset the microcontroller for  $t_{res}$  and wait  $t_d$  for the rising edge on WD.

Times  $t_1$  (close window) and  $t_2$  (open window) form the window watchdog sequence. To avoid receiving a reset from the watchdog, the triggering signal from the microcontroller must hit the timeframe of  $t_2$  = 9.61 ms. The trigger event will restart the watchdog sequence.

<span id="page-9-0"></span>



If triggering fails, /RESET will be pulled to ground for a shortened reset time of typically 2 ms. The watchdog start sequence is similar to the power-on reset.

The internal oscillator is trimmed to a tolerance of  $\lt$  ±10%. This means that  $t_1$  and  $t_2$  can also vary by  $±10$ %. The following calculation shows the worst case calculation of the watchdog period  $T_{wd}$  which the microcontroller has to provide.

 $t_{1min} = 0.90 \times t_1 = 10.87$  ms,  $t_{1max} = 1.10 \times t_1 = 13.28$  ms

 $t_{2min} = 0.90 \times t_2 = 8.65$ ms,  $t_{2max} = 1.10 \times t_2 = 10.57$  ms

 $T_{\text{wdmax}} = t_{1\text{min}} + t_{2\text{min}} = 10.87 \text{ ms} + 8.65 \text{ ms} = 19.52 \text{ ms}$ 

 $T_{\text{wdmin}} = t_{1\text{max}} = 13.28 \text{ ms}$ 

 $T_{wd}$  = 16.42 ms ±3.15 ms (±19.1%)

[Figure 5-4](#page-9-0) above shows the typical watchdog period  $T_{WD}$  depending on the value of the external resistor R<sub>OSC</sub>.

A reset will be active for  $V_{CC}$  <  $V_{tHRESx}$ ; the level  $V_{tHRESx}$  is realized with a hysteresis (HYS<sub>RESth</sub>).

#### **5.6 LIN Transceiver**

A bi-directional bus interface is implemented for data transfer between the LIN bus and the local LIN protocol controller.

The transceiver consists of a low side driver (1.2V at 40 mA) with slew rate control, wave shaping, current limitation, and a high-voltage comparator followed by a debouncing unit in the receiver.

**ATA6823**

#### **5.6.1 Transmit Mode**

During transmission, the data at the pin TX will be transferred to the bus driver to generate a bus signal on pin LIN.

To minimize the electromagnetic emission of the bus line, the bus driver has an integrated slew rate control and wave-shaping unit. Transmission will be interrupted in the following cases:

- Thermal shutdown active or overtemperature LIN active
- Sleep mode





The recessive BUS level is generated from the integrated 30 k $\Omega$  pull-up resistor in series with an active diode. This diode prevents the reverse current of VBUS during differential voltage between VSUP and BUS ( $V_{\text{BUS}} > V_{\text{SUP}}$ ).

No additional termination resistor is necessary to use the ATA6823 in LIN slave nodes. If this IC is used for LIN master nodes, it is necessary that the BUS pin be terminated via an external 1 kΩ resistor in series with a diode to VBAT.

#### **5.6.2 TXD Dominant Time-out Function**

The TXD input has an internal pull-down resistor. An internal timer prevents the bus line from being driven permanently in dominant state. If TXD is forced low longer than  $t_{dom} > 18.4$  ms, the pin LIN will be switched off to recessive mode. To reset this mode switch TXD to high (> 10 µs) before switching LIN to dominant again.





### **5.7 Control Inputs EN1, EN2, DIR, PWM**

#### **5.7.1 Pins EN1, EN2**

Any of the enable pins may be used to activate the IC with a HIGH. EN1 is a low level input, EN2 has to withstand a voltage up to 40V. Internal pull-down resistors are included.

#### **5.7.2 Pin DIR**

Logical input to control the direction of the external motor to be controlled by the IC. An internal pull-down resistor is included.

#### **5.7.3 Pin PWM**

Logical input for PWM information delivered by external microcontroller. Duty cycle and frequency at this pin are passed through to the H-bridge. An internal pull-down resistor is included.

| <b>Control Inputs</b> |            | <b>Driver Stage for External Power MOS</b> |      |            | <b>Comments</b> |            |                   |  |  |
|-----------------------|------------|--------------------------------------------|------|------------|-----------------|------------|-------------------|--|--|
| ON                    | <b>DIR</b> | <b>PWM</b>                                 | Η1   | L1         | Н2              | L2         |                   |  |  |
| 0                     |            |                                            | OFF  | OFF        | <b>OFF</b>      | OFF        | Standby mode      |  |  |
|                       |            | <b>PWM</b>                                 | ON   | OFF        | /PWM            | <b>PWM</b> | Motor PWM forward |  |  |
|                       |            | <b>PWM</b>                                 | /PWM | <b>PWM</b> | OΝ              | OFF        | Motor PWM reverse |  |  |

<span id="page-11-0"></span>**Table 5-1.** Status of the IC Depending on Control Inputs and Detected Failures

The internal signal ON is high when

- At least one valid trigger has been accepted (SYNC = 1)
- $V_{BAT}$  is inside the specified range (UV = 0 and nOV = 1)
- The charge pump has reached its minimum voltage (CPOK = 1) and
- The device is not overheated  $(OT2 = 0)$

In case of a short circuit, the appropriate transistor is switched off after a debounce time of about 10 µs. In order to avoid cross current through the bridge, a cross conduction timer is implemented. Its time constant is programmable by means of an RC combination.





Note: X represents: don't care – no effect)

OT1: Overtemperature warning

OV: Overvoltage of VBAT

UV: Undervoltage of VBAT

SC: Short circuit

CPOK: Charge pump OK

In order to be able to distinguish between a wake-up from LIN or from EN2, the source of wake-up is flagged in DG1 until the first valid trigger (LIN =  $0$ , EN2 = 1).

#### **5.8 VG Regulator**

The VG regulator is used to generate the gate voltage for the low-side driver. Its output voltage will be used as one input for the charge pump, which generates the gate voltage for the high-side driver. The purpose of the regulator is to limit the gate voltage for the external power MOS transistors to 12V. It needs a ceramic capacitor of 470 nF for stability. The output voltage is reduced if the supply voltage at VBAT falls below 12V.

#### **5.9 Charge Pump**

The integrated charge pump is needed to supply the gates of the external power MOS transistors. It needs a shuffle capacitor of 220 nF and a reservoir capacitor of 470 nF. Without load, the output voltage on the reservoir capacitor is  $V_{\text{BAT}}$  plus VG. The charge pump is clocked with a dedicated internal oscillator of 100 KHz. The charge pump is designed to reach a good EMC level.

#### **5.10 Thermal Shutdown**

There is a thermal shutdown block implemented. With rising junction temperature, a first warning level will be reached at 150°C. At this point the IC stays fully functional and a warning will be sent to the microcontroller. At junction temperature 165°C the VCC regulator will be switched off and a reset occurs.

#### **5.11 H-bridge Driver**

The IC includes two push-pull drivers for control of two external power NMOS used as high-side drivers and two push-pull drivers for control of two external power NMOS used as low-side drivers. The drivers are able to be used with standard and logic-level power NMOS.

The drivers for the high-side control use the charge pump voltage to supply the gates with a voltage of VG above the battery voltage level. The low-side drivers are supplied by VG directly. It is possible to control the external load (motor) in the forward and reverse direction (see [Table 5-1](#page-11-0) [on page 12\)](#page-11-0). The duty cycle of the PMW controls the speed. A duty cycle of 100% is possible in both directions.

#### <span id="page-12-0"></span>**5.11.1 Cross Conduction Time**

To prevent high peak currents in the H-bridge, a non-overlapping phase for switching the external power NMOS is realized. An external RC combination defines the cross conduction time in the following way:

 $t_{CC}$  (μs) = 0.41 × R<sub>CC</sub> (kΩ) × C<sub>CC</sub> (nF) (tolerance: ±5% ±0.15 μs)

The RC combination is charged to 5V and the switching level of the internal comparator is 67% of the start level.

The resistor R<sub>CC</sub> must be greater than 5 kΩ and should be as close as possible to 10 kΩ, the C<sub>CC</sub> value has to be ≤5 nF. Use of COG capacitor material is recommended.

The time measurement is triggered by the PWM or DIR signal crossing the 50% level.





<span id="page-13-0"></span>

The delays  $t_{HxLH}$  and  $t_{LxLH}$  include the cross conduction time  $t_{CC}$ .

#### **5.12 Short Circuit Detection**

To detect a short in H-bridge circuitry, internal comparators detect the voltage difference between source and drain of the external power NMOS. If the transistors are switched ON and the source-drain voltage difference is higher than the value  $V_{SC}$  (4V with tolerances) for a time  $> t_{SC}$  (typically 10 µs) the signal SC (short circuit) will be set and the drivers will be switched off immediately. The diagnostic pin DG1 will be set to "H". With the next transition on pin PWM, the bit will be cleared and the corresponding drivers, depending on the DIR pin, will be switched on again.

There is a PBAT supervision block implemented to detect the possible voltage drop on PBAT during a short circuit. If the voltage at PBAT falls under  $V_{SCPB}$  (5.6V with tolerances) for a time  $> t<sub>SC</sub>$  the drivers will be switched off immediately and DG1 will be set to "H". It will be cleared as above.

# **6. Absolute Maximum Ratings**

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



Notes: 1. For  $V_{VBAT} \le 13.5V$ 

2. May be additionally limited by external thermal resistance





# **7. Thermal Resistance**



### **8. Operating Range**

The operating conditions define the limits for functional operation and parametric characteristics of the device. Functionality outside these limits is not implied unless otherwise stated explicitly.



Note: 1. Full functionality

2. H-bridge drivers may be switched off (undervoltage detection)

3. H-bridge drivers are switched off, 5V/3.3V regulator with reduced parameters, RESET works correctly

4. H-bridge drivers are switched off, 5V regulator not working, RESET not correct

5. H-bridge drivers are switched off

# **9. Electrical Characteristics**

All parameters given are valid for 7V ≤ VBAT ≤ 18V and for -40°C ≤ ∂ambient ≤ 125°C unless stated otherwise.



 $*$  Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

- 2. The use of X7R material is recommended
- 3. For higher values, stability at zero load is not guaranteed
- 4. Tested during qualification only
- 5. Value depends on  $T_{\text{OSC}}$ ; function tested with digital test pattern
- 6. Tested during characterization only
- 7. Supplied by charge pump
- 8. See section ["Cross Conduction Time"](#page-12-0)
- 9. Voltage between source-drain of external switching transistors in active case
- 10. The short-circuit message will never be generated for switch-on time  $< t_{\rm sc}$





All parameters given are valid for 7V ≤ VBAT ≤ 18V and for -40°C ≤  $\vartheta$  ambient ≤ 125°C unless stated otherwise.



 $*$  Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

Notes: 1. EN, DIR, PWM = high

- 2. The use of X7R material is recommended
- 3. For higher values, stability at zero load is not guaranteed
- 4. Tested during qualification only
- 5. Value depends on  $T<sub>OSC</sub>$ ; function tested with digital test pattern
- 6. Tested during characterization only
- 7. Supplied by charge pump
- 8. See section "Cross Conduction Time"
- 9. Voltage between source-drain of external switching transistors in active case

10. The short-circuit message will never be generated for switch-on time  $< t_{\rm sc}$ 

All parameters given are valid for 7V ≤ VBAT ≤ 18V and for –40°C ≤ ∂ambient ≤ 125°C unless stated otherwise



 $*$  Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

- 2. The use of X7R material is recommended
- 3. For higher values, stability at zero load is not guaranteed
- 4. Tested during qualification only
- 5. Value depends on  $T<sub>OSC</sub>$ ; function tested with digital test pattern
- 6. Tested during characterization only
- 7. Supplied by charge pump
- 8. See section "Cross Conduction Time"
- 9. Voltage between source-drain of external switching transistors in active case
- 10. The short-circuit message will never be generated for switch-on time  $< t_{\rm sc}$





All parameters given are valid for 7V ≤ VBAT ≤ 18V and for -40°C ≤  $\vartheta$  ambient ≤ 125°C unless stated otherwise.



 $*$  Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

Notes: 1. EN, DIR, PWM = high

- 2. The use of X7R material is recommended
- 3. For higher values, stability at zero load is not guaranteed
- 4. Tested during qualification only
- 5. Value depends on  $T<sub>OSC</sub>$ ; function tested with digital test pattern
- 6. Tested during characterization only
- 7. Supplied by charge pump
- 8. See section "Cross Conduction Time"
- 9. Voltage between source-drain of external switching transistors in active case

10. The short-circuit message will never be generated for switch-on time  $< t_{\rm sc}$ 

All parameters given are valid for 7V ≤ VBAT ≤ 18V and for –40°C ≤ ϑambient ≤ 125°C unless stated otherwise.



 $*$  Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

- 2. The use of X7R material is recommended
- 3. For higher values, stability at zero load is not guaranteed
- 4. Tested during qualification only
- 5. Value depends on  $T<sub>OSC</sub>$ ; function tested with digital test pattern
- 6. Tested during characterization only
- 7. Supplied by charge pump
- 8. See section "Cross Conduction Time"
- 9. Voltage between source-drain of external switching transistors in active case
- 10. The short-circuit message will never be generated for switch-on time  $< t_{\rm sc}$





All parameters given are valid for 7V ≤ VBAT ≤ 18V and for –40°C ≤ ∂ambient ≤ 125°C unless stated otherwise.



 $*$  Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

- 2. The use of X7R material is recommended
- 3. For higher values, stability at zero load is not guaranteed
- 4. Tested during qualification only
- 5. Value depends on  $T<sub>OSC</sub>$ ; function tested with digital test pattern
- 6. Tested during characterization only
- 7. Supplied by charge pump
- 8. See section "Cross Conduction Time"
- 9. Voltage between source-drain of external switching transistors in active case
- 10. The short-circuit message will never be generated for switch-on time  $< t_{\rm sc}$

All parameters given are valid for 7V ≤ VBAT ≤ 18V and for –40°C ≤ ∂ambient ≤ 125°C unless stated otherwise.



 $*$  Type: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

- 2. The use of X7R material is recommended
- 3. For higher values, stability at zero load is not guaranteed
- 4. Tested during qualification only
- 5. Value depends on  $T_{\rm OSC}$ ; function tested with digital test pattern
- 6. Tested during characterization only
- 7. Supplied by charge pump
- 8. See section "Cross Conduction Time"
- 9. Voltage between source-drain of external switching transistors in active case
- 10. The short-circuit message will never be generated for switch-on time  $< t_{\rm sc}$





### **10. Schaffner and Electromagnetic Compatibility**

### **10.1 Transients on Power-supply Rail (Battery)**

The application (including IC and external protection circuitry, see [Figure 1-1 on page 2\)](#page-1-0) has to withstand the test pulses in [Table 10-1](#page-23-0).

<span id="page-23-0"></span>

**Figure 10-1.** Pulse 1  $(R_i = 10Ω)$ 



**Figure 10-2.** Pulse 2 ( $R_i = 10\Omega$ )



**ATA6823**

<span id="page-24-0"></span>**Figure 10-3.** Pulse 3a  $(R_i = 50\Omega)$ 



<span id="page-24-1"></span>









#### **10.2 Transients on Pin LIN**

Transients to these pins are coupled capacitively to the IC and are valid for the application with external circuitry concerning figure 6.

Values: Pulse 3a, Pulse 3b (see [Figure 10-3](#page-24-0) and [Figure 10-4 on page 25](#page-24-1)) coupled via 1 nF to LIN,  $R_i = 50\Omega$ 

Acceptance level A

#### **10.3 Conducted Emissions, Radiated Emissions and Susceptibility**

The application using the IC described in this specification has to fulfill the demands of the following specifications:

- GM GMW3100 (2001-08)
- TL82166 (1998-02)
- TL82366 (2002-03)
- TL965 (1999-10)

It is the responsibility of both the deliverer and the user of the described IC to meet the mentioned specifications.

### **11. ESD and Latch-up Requirements**

The device withstands pulses when tested according to ESD STM 5.1-1998:

- Constant voltage 2 kV
- $R = 1.5 k\Omega$
- $C = 100 pF$

1 pulse per polarity and per pin

3 samples, 0 failures

Electrical post stress testing at room temperature

Static latch-up tested according to AEC-Q100-004 and JESD78.

- 3 to 6 samples, 0 failures
- Electrical post stress testing at room temperature

In test, the voltage at the pins VBAT, LIN, CP, VBATSW, Hx, and Sx must not exceed 45V when not able to drive the specified current.

### **12. Ordering Information**



### **13. Package Information**

Package: QFN 32 - 7 x 7 Exposed pad 4.7 x 4.7 Dimensions in mm

Not indicated tolerances  $\pm$  0.05



### **14. Revision History**

Please note that the following page numbers referred to in this section refer to the specific revision mentioned, not to this document.







#### **Headquarters International**

*Atmel Corporation* 2325 Orchard Parkway San Jose, CA 95131 USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

*Atmel Asia* Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

*Atmel Europe* Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex France Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11

#### *Atmel Japan*

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

*Web Site* www.atmel.com *Technical Support* auto\_control@atmel.com *Sales Contact* www.atmel.com/contacts

*Literature Requests* www.atmel.com/literature

**Disclaimer:** The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-<br>TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILIT **PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDEN-**TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF<br>THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

**© 2008 Atmel Corporation. All rights reserved.** Atmel®, logo and combinations thereof, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.